]> git.hungrycats.org Git - linux/commitdiff
ARM: imx6: add missing BM_CLPCR_BYPASS_PMIC_READY setting for imx6sx
authorAnson Huang <Anson.Huang@nxp.com>
Mon, 22 Aug 2016 15:53:25 +0000 (23:53 +0800)
committerSasha Levin <alexander.levin@verizon.com>
Tue, 4 Oct 2016 04:57:31 +0000 (00:57 -0400)
[ Upstream commit 8aade778f787305fdbfd3c1d54e6b583601b5902 ]

i.MX6SX has bypass PMIC ready function, as this function
is normally NOT enabled on the board design, so we need
to bypass the PMIC ready pin check during DSM mode resume
flow, otherwise, the internal DSM resume logic will be
waiting for this signal to be ready forever and cause
resume fail.

Signed-off-by: Anson Huang <Anson.Huang@nxp.com>
Fixes: ff843d621bfc ("ARM: imx: add suspend support for i.mx6sx")
Cc: <stable@vger.kernel.org>
Tested-by: Peter Chen <peter.chen@nxp.com>
Signed-off-by: Shawn Guo <shawnguo@kernel.org>
Signed-off-by: Sasha Levin <alexander.levin@verizon.com>
arch/arm/mach-imx/pm-imx6.c

index 5c3af8f993d0c490db6c58a7a8c349e0fb282fc6..bdd1d90617591588a7788157493b0ca03f02256a 100644 (file)
@@ -293,7 +293,7 @@ int imx6q_set_lpm(enum mxc_cpu_pwr_mode mode)
                val |= 0x3 << BP_CLPCR_STBY_COUNT;
                val |= BM_CLPCR_VSTBY;
                val |= BM_CLPCR_SBYOS;
-               if (cpu_is_imx6sl())
+               if (cpu_is_imx6sl() || cpu_is_imx6sx())
                        val |= BM_CLPCR_BYPASS_PMIC_READY;
                if (cpu_is_imx6sl() || cpu_is_imx6sx())
                        val |= BM_CLPCR_BYP_MMDC_CH0_LPM_HS;